345 lines
8.2 KiB
Plaintext
345 lines
8.2 KiB
Plaintext
/*
|
|
* Copyright (c) 2024 Analog Devices, Inc.
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*/
|
|
|
|
#include <zephyr/dt-bindings/pinctrl/max32-pinctrl.h>
|
|
|
|
/ {
|
|
soc {
|
|
pinctrl: pin-controller@40008000 {
|
|
|
|
/omit-if-no-ref/ swdio_p0_0: swdio_p0_0 {
|
|
pinmux = <MAX32_PINMUX(0, 0, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt0b_p0_0: pt0b_p0_0 {
|
|
pinmux = <MAX32_PINMUX(0, 0, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr0c_oa_p0_0: tmr0c_oa_p0_0 {
|
|
pinmux = <MAX32_PINMUX(0, 0, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr1d_oa_p0_0: tmr1d_oa_p0_0 {
|
|
pinmux = <MAX32_PINMUX(0, 0, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ adc_trig_e_p0_0: adc_trig_e_p0_0 {
|
|
pinmux = <MAX32_PINMUX(0, 0, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ swdclk_p0_1: swdclk_p0_1 {
|
|
pinmux = <MAX32_PINMUX(0, 1, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt1b_p0_1: pt1b_p0_1 {
|
|
pinmux = <MAX32_PINMUX(0, 1, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr0c_ia_p0_1: tmr0c_ia_p0_1 {
|
|
pinmux = <MAX32_PINMUX(0, 1, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr1d_ia_p0_1: tmr1d_ia_p0_1 {
|
|
pinmux = <MAX32_PINMUX(0, 1, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi0a_cito_p0_2: spi0a_cito_p0_2 {
|
|
pinmux = <MAX32_PINMUX(0, 2, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart1b_tx_p0_2: uart1b_tx_p0_2 {
|
|
pinmux = <MAX32_PINMUX(0, 2, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr0c_ia_p0_2: tmr0c_ia_p0_2 {
|
|
pinmux = <MAX32_PINMUX(0, 2, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt0d_p0_2: pt0d_p0_2 {
|
|
pinmux = <MAX32_PINMUX(0, 2, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ i2s0e_sdo_p0_2: i2s0e_sdo_p0_2 {
|
|
pinmux = <MAX32_PINMUX(0, 2, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi0a_copi_p0_3: spi0a_copi_p0_3 {
|
|
pinmux = <MAX32_PINMUX(0, 3, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart1b_rx_p0_3: uart1b_rx_p0_3 {
|
|
pinmux = <MAX32_PINMUX(0, 3, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr0c_oa_p0_3: tmr0c_oa_p0_3 {
|
|
pinmux = <MAX32_PINMUX(0, 3, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt1d_p0_3: pt1d_p0_3 {
|
|
pinmux = <MAX32_PINMUX(0, 3, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ i2s0e_sdi_p0_3: i2s0e_sdi_p0_3 {
|
|
pinmux = <MAX32_PINMUX(0, 3, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi0a_sck_p0_4: spi0a_sck_p0_4 {
|
|
pinmux = <MAX32_PINMUX(0, 4, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart1b_cts_p0_4: uart1b_cts_p0_4 {
|
|
pinmux = <MAX32_PINMUX(0, 4, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr1c_ia_p0_4: tmr1c_ia_p0_4 {
|
|
pinmux = <MAX32_PINMUX(0, 4, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt2d_p0_4: pt2d_p0_4 {
|
|
pinmux = <MAX32_PINMUX(0, 4, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ i2s0e_bclk_p0_4: i2s0e_bclk_p0_4 {
|
|
pinmux = <MAX32_PINMUX(0, 4, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi0a_ts0_p0_5: spi0a_ts0_p0_5 {
|
|
pinmux = <MAX32_PINMUX(0, 5, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart1b_rts_p0_5: uart1b_rts_p0_5 {
|
|
pinmux = <MAX32_PINMUX(0, 5, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr1c_oa_p0_5: tmr1c_oa_p0_5 {
|
|
pinmux = <MAX32_PINMUX(0, 5, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt3d_p0_5: pt3d_p0_5 {
|
|
pinmux = <MAX32_PINMUX(0, 5, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ i2s0e_lrclk_p0_5: i2s0e_lrclk_p0_5 {
|
|
pinmux = <MAX32_PINMUX(0, 5, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ i2c1a_scl_p0_6: i2c1a_scl_p0_6 {
|
|
pinmux = <MAX32_PINMUX(0, 6, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ can0b_rx_p0_6: can0b_rx_p0_6 {
|
|
pinmux = <MAX32_PINMUX(0, 6, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr2c_ia_p0_6: tmr2c_ia_p0_6 {
|
|
pinmux = <MAX32_PINMUX(0, 6, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ hf_ext_clk_p0_6: hf_ext_clk_p0_6 {
|
|
pinmux = <MAX32_PINMUX(0, 6, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt2e_p0_6: pt2e_p0_6 {
|
|
pinmux = <MAX32_PINMUX(0, 6, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi1a_miso_p0_7: spi1a_miso_p0_7 {
|
|
pinmux = <MAX32_PINMUX(0, 7, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0b_cts_p0_7: uart0b_cts_p0_7 {
|
|
pinmux = <MAX32_PINMUX(0, 7, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr2c_ia_p0_7: tmr2c_ia_p0_7 {
|
|
pinmux = <MAX32_PINMUX(0, 7, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0d_rx_p0_7: uart0d_rx_p0_7 {
|
|
pinmux = <MAX32_PINMUX(0, 7, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi1a_mosi_p0_8: spi1a_mosi_p0_8 {
|
|
pinmux = <MAX32_PINMUX(0, 8, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0b_rts_p0_8: uart0b_rts_p0_8 {
|
|
pinmux = <MAX32_PINMUX(0, 8, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr2c_oa_p0_8: tmr2c_oa_p0_8 {
|
|
pinmux = <MAX32_PINMUX(0, 8, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0d_tx_p0_8: uart0d_tx_p0_8 {
|
|
pinmux = <MAX32_PINMUX(0, 8, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ i2c1a_sda_p0_9: i2c1a_sda_p0_9 {
|
|
pinmux = <MAX32_PINMUX(0, 9, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ can0b_tx_p0_9: can0b_tx_p0_9 {
|
|
pinmux = <MAX32_PINMUX(0, 9, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr2c_oa_p0_9: tmr2c_oa_p0_9 {
|
|
pinmux = <MAX32_PINMUX(0, 9, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ adc_trig_d_p0_9: adc_trig_d_p0_9 {
|
|
pinmux = <MAX32_PINMUX(0, 9, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt3e_p0_9: pt3e_p0_9 {
|
|
pinmux = <MAX32_PINMUX(0, 9, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0a_tx_p0_10: uart0a_tx_p0_10 {
|
|
pinmux = <MAX32_PINMUX(0, 10, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi1b_ts0_p0_10: spi1b_ts0_p0_10 {
|
|
pinmux = <MAX32_PINMUX(0, 10, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ ain3_p0_10: ain3_p0_10 {
|
|
pinmux = <MAX32_PINMUX(0, 10, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0a_rx_p0_11: uart0a_rx_p0_11 {
|
|
pinmux = <MAX32_PINMUX(0, 11, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi1b_sck_p0_11: spi1b_sck_p0_11 {
|
|
pinmux = <MAX32_PINMUX(0, 11, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ cal32k_p0_11: cal32k_p0_11 {
|
|
pinmux = <MAX32_PINMUX(0, 11, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ ain2_p0_11: ain2_p0_11 {
|
|
pinmux = <MAX32_PINMUX(0, 11, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ lp_ext_clk_p0_11: lp_ext_clk_p0_11 {
|
|
pinmux = <MAX32_PINMUX(0, 11, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ i2c0a_scl_p0_12: i2c0a_scl_p0_12 {
|
|
pinmux = <MAX32_PINMUX(0, 12, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi1b_coti_p0_12: spi1b_coti_p0_12 {
|
|
pinmux = <MAX32_PINMUX(0, 12, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ lptmr0c_ia_p0_12: lptmr0c_ia_p0_12 {
|
|
pinmux = <MAX32_PINMUX(0, 12, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ ain1_p0_12: ain1_p0_12 {
|
|
pinmux = <MAX32_PINMUX(0, 12, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ lptmr0e_oan_p0_12: lptmr0e_oan_p0_12 {
|
|
pinmux = <MAX32_PINMUX(0, 12, AF5)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ i2c0a_sda_p0_13: i2c0a_sda_p0_13 {
|
|
pinmux = <MAX32_PINMUX(0, 13, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi1b_cito_p0_13: spi1b_cito_p0_13 {
|
|
pinmux = <MAX32_PINMUX(0, 13, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ lptmr0c_oa_p0_13: lptmr0c_oa_p0_13 {
|
|
pinmux = <MAX32_PINMUX(0, 13, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ ain0_p0_13: ain0_p0_13 {
|
|
pinmux = <MAX32_PINMUX(0, 13, AF4)>;
|
|
};
|
|
|
|
|
|
|
|
/omit-if-no-ref/ pt0a_p0_14: pt0a_p0_14 {
|
|
pinmux = <MAX32_PINMUX(0, 14, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt1a_p0_15: pt1a_p0_15 {
|
|
pinmux = <MAX32_PINMUX(0, 15, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ can0b_rx_p0_15: can0b_rx_p0_15 {
|
|
pinmux = <MAX32_PINMUX(0, 15, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr2c_ia_p0_15: tmr2c_ia_p0_15 {
|
|
pinmux = <MAX32_PINMUX(0, 15, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr0d_ia_p0_15: tmr0d_ia_p0_15 {
|
|
pinmux = <MAX32_PINMUX(0, 15, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ pt2a_p0_16: pt2a_p0_16 {
|
|
pinmux = <MAX32_PINMUX(0, 16, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ can0b_tx_p0_16: can0b_tx_p0_16 {
|
|
pinmux = <MAX32_PINMUX(0, 16, AF2)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr2c_oa_p0_16: tmr2c_oa_p0_16 {
|
|
pinmux = <MAX32_PINMUX(0, 16, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmr0d_oa_p0_16: tmr0d_oa_p0_16 {
|
|
pinmux = <MAX32_PINMUX(0, 16, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi1a_sck_p0_17: spi1a_sck_p0_17 {
|
|
pinmux = <MAX32_PINMUX(0, 17, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ adc_trig_c_p0_17: adc_trig_c_p0_17 {
|
|
pinmux = <MAX32_PINMUX(0, 17, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0d_cts_p0_17: uart0d_cts_p0_17 {
|
|
pinmux = <MAX32_PINMUX(0, 17, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ spi1a_ss0_p0_18: spi1a_ss0_p0_18 {
|
|
pinmux = <MAX32_PINMUX(0, 18, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0d_rts_p0_17: uart0d_rts_p0_17 {
|
|
pinmux = <MAX32_PINMUX(0, 18, AF4)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0a_rts_p0_19: uart0a_rts_p0_19 {
|
|
pinmux = <MAX32_PINMUX(0, 19, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmrt1c_ia_p0_19: tmrt1c_ia_p0_19 {
|
|
pinmux = <MAX32_PINMUX(0, 19, AF3)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ uart0a_cts_p0_20: uart0a_cts_p0_20 {
|
|
pinmux = <MAX32_PINMUX(0, 20, AF1)>;
|
|
};
|
|
|
|
/omit-if-no-ref/ tmrt1c_oa_p0_20: tmrt1c_oa_p0_20 {
|
|
pinmux = <MAX32_PINMUX(0, 20, AF3)>;
|
|
};
|
|
};
|
|
};
|
|
};
|