2020-06-13 02:39:34 +08:00
|
|
|
/*
|
2020-11-24 15:57:50 +08:00
|
|
|
* Copyright (c) 2020 Alexander Kozhinov <AlexanderKozhinov@yandex.com>
|
2020-06-13 02:39:34 +08:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <st/h7/stm32h7_dualcore.dtsi>
|
|
|
|
|
|
|
|
/ {
|
2020-12-04 23:17:05 +08:00
|
|
|
soc {
|
|
|
|
flash-controller@52002000 {
|
|
|
|
flash0: flash@8000000 {
|
|
|
|
write-block-size = <32>;
|
|
|
|
erase-block-size = <DT_SIZE_K(128)>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2020-06-13 02:39:34 +08:00
|
|
|
/*
|
|
|
|
* The RAM memories placed here can be used by both cores M4/M7
|
|
|
|
* For more information see reference manual and datasheet to STM32H745
|
2020-11-28 01:02:49 +08:00
|
|
|
* (RM0399 Rev 3)
|
2020-06-13 02:39:34 +08:00
|
|
|
*/
|
|
|
|
|
2020-11-28 01:02:49 +08:00
|
|
|
/* System data RAM accessible over AXI bus: AXI SRAM in D1 domain */
|
2020-06-13 02:39:34 +08:00
|
|
|
sram0: memory@24000000 {
|
|
|
|
reg = <0x24000000 DT_SIZE_K(512)>;
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
};
|
|
|
|
|
2020-11-28 01:02:49 +08:00
|
|
|
/* System data RAM accessible over AHB bus: SRAM1 in D2 domain */
|
2020-06-13 02:39:34 +08:00
|
|
|
sram1: memory@30000000 {
|
|
|
|
reg = <0x30000000 DT_SIZE_K(288)>;
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
};
|
|
|
|
|
2020-11-28 01:02:49 +08:00
|
|
|
/* System data RAM accessible over AHB bus: SRAM4 in D2 domain */
|
2020-06-13 02:39:34 +08:00
|
|
|
sram4: memory@38000000 {
|
|
|
|
reg = <0x38000000 DT_SIZE_K(64)>;
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
};
|
|
|
|
};
|