2018-07-13 05:28:58 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2018 Intel Corporation
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
|
|
|
|
|
|
|
/dts-v1/;
|
|
|
|
|
2018-09-15 12:21:56 +08:00
|
|
|
#include <mem.h>
|
|
|
|
|
2020-07-23 01:11:56 +08:00
|
|
|
#define DT_DRAM_SIZE DT_SIZE_M(2048)
|
2018-07-13 05:28:58 +08:00
|
|
|
|
2022-04-30 03:39:03 +08:00
|
|
|
#include <intel/apollo_lake.dtsi>
|
2018-07-13 05:28:58 +08:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "up_squared";
|
2023-11-10 18:39:29 +08:00
|
|
|
compatible = "aaeon,up_squared";
|
2018-07-13 05:28:58 +08:00
|
|
|
|
2021-04-21 00:53:04 +08:00
|
|
|
aliases {
|
|
|
|
i2c-0 = &i2c0;
|
|
|
|
i2c-1 = &i2c1;
|
|
|
|
};
|
|
|
|
|
2018-07-13 05:28:58 +08:00
|
|
|
chosen {
|
2020-07-23 01:11:56 +08:00
|
|
|
zephyr,sram = &dram0;
|
2018-07-13 05:28:58 +08:00
|
|
|
zephyr,console = &uart0;
|
2018-11-27 19:11:04 +08:00
|
|
|
zephyr,shell-uart = &uart0;
|
2018-07-13 05:28:58 +08:00
|
|
|
zephyr,bt-uart = &uart1;
|
|
|
|
zephyr,uart-pipe = &uart1;
|
|
|
|
zephyr,bt-mon-uart = &uart1;
|
|
|
|
};
|
2023-07-26 00:08:08 +08:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
2023-09-26 17:42:20 +08:00
|
|
|
compatible = "intel,apollo-lake";
|
2023-07-26 00:08:08 +08:00
|
|
|
d-cache-line-size = <64>;
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
device_type = "cpu";
|
2023-09-26 17:42:20 +08:00
|
|
|
compatible = "intel,apollo-lake";
|
2023-07-26 00:08:08 +08:00
|
|
|
d-cache-line-size = <64>;
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
};
|
2018-07-13 05:28:58 +08:00
|
|
|
};
|
2022-09-08 23:28:01 +08:00
|
|
|
|
|
|
|
&hpet {
|
|
|
|
status = "disabled";
|
|
|
|
};
|