2018-02-03 00:09:27 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2018 Endre Karlson <endre.karlson@gmail.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file SoC configuration macros for the STM32L0 family processors.
|
|
|
|
*
|
|
|
|
* Based on reference manual:
|
|
|
|
* STM32L0X advanced ARM ® -based 32-bit MCUs
|
|
|
|
*
|
|
|
|
* Chapter 2.2: Memory organization
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef _STM32L0_SOC_H_
|
|
|
|
#define _STM32L0_SOC_H_
|
|
|
|
|
|
|
|
#define GPIO_REG_SIZE 0x400
|
|
|
|
/* base address for where GPIO registers start */
|
|
|
|
#define GPIO_PORTS_BASE (GPIOA_BASE)
|
|
|
|
|
|
|
|
#ifndef _ASMLANGUAGE
|
|
|
|
|
|
|
|
#include <device.h>
|
|
|
|
#include <misc/util.h>
|
|
|
|
#include <random/rand32.h>
|
|
|
|
|
|
|
|
#include <stm32l0xx.h>
|
|
|
|
|
2018-04-02 04:54:50 +08:00
|
|
|
#include <stm32l0xx_ll_system.h>
|
|
|
|
|
2018-02-03 00:09:27 +08:00
|
|
|
#ifdef CONFIG_SERIAL_HAS_DRIVER
|
|
|
|
#include <stm32l0xx_ll_usart.h>
|
2018-04-11 22:10:47 +08:00
|
|
|
#include <stm32l0xx_ll_lpuart.h>
|
2018-02-03 00:09:27 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_CLOCK_CONTROL_STM32_CUBE
|
|
|
|
#include <stm32l0xx_ll_utils.h>
|
|
|
|
#include <stm32l0xx_ll_bus.h>
|
|
|
|
#include <stm32l0xx_ll_rcc.h>
|
|
|
|
#endif /* CONFIG_CLOCK_CONTROL_STM32_CUBE */
|
|
|
|
|
2018-03-14 00:23:08 +08:00
|
|
|
#ifdef CONFIG_I2C_STM32_V2
|
|
|
|
#include <stm32l0xx_ll_i2c.h>
|
|
|
|
#endif
|
|
|
|
|
2018-03-15 20:23:10 +08:00
|
|
|
#ifdef CONFIG_SPI_STM32
|
|
|
|
#include <stm32l0xx_ll_spi.h>
|
|
|
|
#endif
|
|
|
|
|
2018-02-03 00:09:27 +08:00
|
|
|
#endif /* !_ASMLANGUAGE */
|
|
|
|
|
|
|
|
#endif /* _STM32L0_SOC_H_ */
|