2016-10-28 16:47:15 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2016 RnDity Sp. z o.o.
|
|
|
|
*
|
2017-01-19 23:38:51 +08:00
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
2016-10-28 16:47:15 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file SoC configuration macros for the STM32F3 family processors.
|
|
|
|
*
|
|
|
|
* Based on reference manual:
|
|
|
|
* STM32F303xB/C/D/E, STM32F303x6/8, STM32F328x8, STM32F358xC,
|
2017-10-02 01:00:48 +08:00
|
|
|
* STM32F398xE advanced ARM(r)-based MCUs
|
|
|
|
* STM32F37xx advanced ARM(r)-based MCUs
|
2016-10-28 16:47:15 +08:00
|
|
|
*
|
|
|
|
* Chapter 3.3: Memory organization
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef _STM32F3_SOC_H_
|
|
|
|
#define _STM32F3_SOC_H_
|
|
|
|
|
|
|
|
#define GPIO_REG_SIZE 0x400
|
|
|
|
/* base address for where GPIO registers start */
|
|
|
|
#define GPIO_PORTS_BASE (GPIOA_BASE)
|
|
|
|
|
|
|
|
#ifndef _ASMLANGUAGE
|
|
|
|
|
|
|
|
#include <device.h>
|
|
|
|
#include <misc/util.h>
|
|
|
|
#include <drivers/rand32.h>
|
|
|
|
|
|
|
|
#include <stm32f3xx.h>
|
|
|
|
|
|
|
|
#include "soc_irq.h"
|
|
|
|
|
2017-01-11 21:38:52 +08:00
|
|
|
#ifdef CONFIG_SERIAL_HAS_DRIVER
|
|
|
|
#include <stm32f3xx_ll_usart.h>
|
|
|
|
#endif
|
|
|
|
|
2017-02-09 16:15:01 +08:00
|
|
|
#ifdef CONFIG_CLOCK_CONTROL_STM32_CUBE
|
|
|
|
#include <stm32f3xx_ll_utils.h>
|
|
|
|
#include <stm32f3xx_ll_bus.h>
|
|
|
|
#include <stm32f3xx_ll_rcc.h>
|
|
|
|
#include <stm32f3xx_ll_system.h>
|
2017-05-24 20:56:48 +08:00
|
|
|
#include <stm32f3xx_ll_spi.h>
|
2017-02-09 16:15:01 +08:00
|
|
|
#endif /* CONFIG_CLOCK_CONTROL_STM32_CUBE */
|
|
|
|
|
2017-06-23 17:27:17 +08:00
|
|
|
#ifdef CONFIG_I2C
|
|
|
|
#include <stm32f3xx_ll_i2c.h>
|
|
|
|
#endif
|
|
|
|
|
2016-10-28 16:47:15 +08:00
|
|
|
#endif /* !_ASMLANGUAGE */
|
|
|
|
|
|
|
|
#endif /* _STM32F3_SOC_H_ */
|