2018-02-24 00:05:19 +08:00
|
|
|
/* SoC level DTS fixup file */
|
|
|
|
|
2018-09-18 05:32:03 +08:00
|
|
|
#define CONFIG_UART_NS16550_PORT_0_BASE_ADDR NS16550_3F8_BASE_ADDRESS
|
|
|
|
#define CONFIG_UART_NS16550_PORT_0_BAUD_RATE NS16550_3F8_CURRENT_SPEED
|
|
|
|
#define CONFIG_UART_NS16550_PORT_0_NAME NS16550_3F8_LABEL
|
|
|
|
#define CONFIG_UART_NS16550_PORT_0_IRQ NS16550_3F8_IRQ_0
|
|
|
|
#define CONFIG_UART_NS16550_PORT_0_IRQ_PRI NS16550_3F8_IRQ_0_PRIORITY
|
|
|
|
#define CONFIG_UART_NS16550_PORT_0_IRQ_FLAGS NS16550_3F8_IRQ_0_SENSE
|
|
|
|
#define CONFIG_UART_NS16550_PORT_0_CLK_FREQ NS16550_3F8_CLOCK_FREQUENCY
|
|
|
|
|
|
|
|
#define CONFIG_UART_NS16550_PORT_1_BASE_ADDR NS16550_2F8_BASE_ADDRESS
|
|
|
|
#define CONFIG_UART_NS16550_PORT_1_BAUD_RATE NS16550_2F8_CURRENT_SPEED
|
|
|
|
#define CONFIG_UART_NS16550_PORT_1_NAME NS16550_2F8_LABEL
|
|
|
|
#define CONFIG_UART_NS16550_PORT_1_IRQ NS16550_2F8_IRQ_0
|
|
|
|
#define CONFIG_UART_NS16550_PORT_1_IRQ_PRI NS16550_2F8_IRQ_0_PRIORITY
|
|
|
|
#define CONFIG_UART_NS16550_PORT_1_IRQ_FLAGS NS16550_2F8_IRQ_0_SENSE
|
|
|
|
#define CONFIG_UART_NS16550_PORT_1_CLK_FREQ NS16550_2F8_CLOCK_FREQUENCY
|
2017-09-08 02:07:36 +08:00
|
|
|
|
|
|
|
#define CONFIG_PHYS_RAM_ADDR CONFIG_SRAM_BASE_ADDRESS
|
|
|
|
|
|
|
|
#define CONFIG_PHYS_LOAD_ADDR CONFIG_FLASH_BASE_ADDRESS
|
2017-11-09 00:00:37 +08:00
|
|
|
|
2018-05-10 18:22:56 +08:00
|
|
|
#define CONFIG_RAM_SIZE CONFIG_SRAM_SIZE
|
|
|
|
|
|
|
|
#define CONFIG_ROM_SIZE CONFIG_FLASH_SIZE
|
|
|
|
|
|
|
|
|
2017-11-09 00:00:37 +08:00
|
|
|
#define CONFIG_IOAPIC_BASE_ADDRESS INTEL_IOAPIC_FEC00000_BASE_ADDRESS
|
2018-02-24 00:05:19 +08:00
|
|
|
|
|
|
|
/* End of SoC Level DTS fixup file */
|