00b2ef8744
This commit makes the devicetrees of the targets that are based on the QEMU `virt` machine more consistent with the rest of the RISC-V targets in Zephyr by: * adding the `riscv,isa` property * adding a compatible string which uniquely identifies the `virt` core Signed-off-by: Filip Kokosinski <fkokosinski@antmicro.com> |
||
---|---|---|
.. | ||
doc | ||
Kconfig | ||
Kconfig.defconfig | ||
Kconfig.qemu_riscv64 | ||
board.cmake | ||
board.yml | ||
qemu_riscv64.dts | ||
qemu_riscv64.yaml | ||
qemu_riscv64_defconfig | ||
qemu_riscv64_qemu_virt_riscv64_smp.dts | ||
qemu_riscv64_qemu_virt_riscv64_smp.yaml | ||
qemu_riscv64_qemu_virt_riscv64_smp_defconfig |