zephyr/drivers/mm/mm_drv_intel_adsp_regions.c

63 lines
1.7 KiB
C

/*
* Copyright (c) 2022 Intel Corporation
*
* SPDX-License-Identifier: Apache-2.0
*/
/**
* @file
* @brief Driver handling memory regions related
* functions
*/
#include "mm_drv_intel_adsp.h"
struct sys_mm_drv_region
virtual_memory_regions[CONFIG_MP_MAX_NUM_CPUS + VIRTUAL_REGION_COUNT] = { {0} };
const struct sys_mm_drv_region *sys_mm_drv_query_memory_regions(void)
{
return (const struct sys_mm_drv_region *) virtual_memory_regions;
}
static inline void append_region(void *address, uint32_t mem_size,
uint32_t attributes, uint32_t position, uint32_t *checksum)
{
virtual_memory_regions[position].addr = address;
virtual_memory_regions[position].size = mem_size;
virtual_memory_regions[position].attr = attributes;
checksum += mem_size;
}
int calculate_memory_regions(uintptr_t static_alloc_end_ptr)
{
struct sys_mm_drv_region *temporary_table =
(struct sys_mm_drv_region *)&virtual_memory_regions[0];
int i, checksum = 0;
for (i = 0; i < CONFIG_MP_MAX_NUM_CPUS; i++) {
append_region((void *)(static_alloc_end_ptr + i * CORE_HEAP_SIZE),
CORE_HEAP_SIZE, MEM_REG_ATTR_CORE_HEAP, i, &checksum);
}
append_region((void *)((uintptr_t)
virtual_memory_regions[i - 1].addr + temporary_table[i - 1].size),
CORE_HEAP_SIZE, MEM_REG_ATTR_SHARED_HEAP, i, &checksum);
i++;
append_region((void *)((uintptr_t)
virtual_memory_regions[i - 1].addr + temporary_table[i - 1].size),
OPPORTUNISTIC_REGION_SIZE, MEM_REG_ATTR_OPPORTUNISTIC_MEMORY, i, &checksum);
i++;
/* Apending last region as 0 so iterators know where table is over
* check is for size = 0;
*/
append_region((void *)0, 0, 0, i, &checksum);
if (checksum > L2_VIRTUAL_SRAM_SIZE) {
return -EINVAL;
}
return 0;
}