29 lines
522 B
Plaintext
29 lines
522 B
Plaintext
/*
|
|
* Copyright (c) 2023 STMicroelectronics
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*/
|
|
|
|
#include <mem.h>
|
|
#include <st/u5/stm32u5a9.dtsi>
|
|
|
|
/ {
|
|
sram0: memory@20000000 {
|
|
/* SRAM1 + SRAM2 + SRAM3 + SRAM5 */
|
|
/* 768K + 64K + 832K + 832K */
|
|
reg = <0x20000000 DT_SIZE_K(2496)>;
|
|
};
|
|
sram1: memory@28000000 {
|
|
/* SRAM4, low-power background autonomous mode */
|
|
reg = <0x28000000 DT_SIZE_K(16)>;
|
|
};
|
|
|
|
soc {
|
|
flash-controller@40022000 {
|
|
flash0: flash@8000000 {
|
|
reg = <0x08000000 DT_SIZE_M(4)>;
|
|
};
|
|
};
|
|
};
|
|
};
|