e444cc9fb9
This adds code to always map data TLB for VECBASE so that we would be dealing with fewer data TLB misses during exception handling. With VECBASE always mapped, there is no need to pre-load anymore. Signed-off-by: Daniel Leung <daniel.leung@intel.com> |
||
---|---|---|
.. | ||
kernel_arch_func.h | ||
offsets_short_arch.h | ||
xtensa-asm2-context.h | ||
xtensa-asm2-s.h | ||
xtensa-asm2.h |