183 lines
5.5 KiB
ReStructuredText
183 lines
5.5 KiB
ReStructuredText
.. _nucleo_f412zg_board:
|
|
|
|
ST Nucleo F412ZG
|
|
################
|
|
|
|
Overview
|
|
********
|
|
|
|
The Nucleo F412ZG board features an ARM Cortex-M4 based STM32F412ZG MCU
|
|
with a wide range of connectivity support and configurations. Here are
|
|
some highlights of the Nucleo F412ZG board:
|
|
|
|
- STM32 microcontroller in LQFP144 package
|
|
- Two types of extension resources:
|
|
|
|
- ST Zio connector including: support for Arduino* Uno V3 connectivity
|
|
(A0 to A5, D0 to D15) and additional signals exposing a wide range of
|
|
peripherals
|
|
- ST morpho extension pin headers for full access to all STM32 I/Os
|
|
|
|
- On-board ST-LINK/V2-1 debugger/programmer with SWD connector
|
|
- Flexible board power supply:
|
|
|
|
- 5 V from ST-LINK/V2-1 USB VBUS
|
|
- External power sources: 3.3 V and 7 - 12 V on ST Zio or ST morpho
|
|
connectors, 5 V on ST morpho connector
|
|
|
|
- Three user LEDs
|
|
- Two push-buttons: USER and RESET
|
|
|
|
.. image:: img/Nucleo144_perf_logo_1024.png
|
|
:width: 720px
|
|
:align: center
|
|
:height: 720px
|
|
:alt: Nucleo F412ZG
|
|
|
|
More information about the board can be found at the `Nucleo F412ZG website`_.
|
|
|
|
Hardware
|
|
********
|
|
|
|
Nucleo F412ZG provides the following hardware components:
|
|
|
|
- STM32F412ZGT6 in LQFP144 package
|
|
- ARM |reg| 32-bit Cortex |reg| -M4 CPU with FPU
|
|
- 100 MHz max CPU frequency
|
|
- VDD from 1.7 V to 3.6 V
|
|
- 1 MB Flash
|
|
- 256 KB SRAM
|
|
- GPIO with external interrupt capability
|
|
- 12-bit ADC with 16 channels, with FIFO and burst support
|
|
- RTC
|
|
- 14 General purpose timers
|
|
- 2 watchdog timers (independent and window)
|
|
- SysTick timer
|
|
- USART/UART (4)
|
|
- I2C (4)
|
|
- SPI (5)
|
|
- SDIO
|
|
- USB 2.0 OTG FS
|
|
- DMA Controller
|
|
- CRC calculation unit
|
|
|
|
More information about STM32F412ZG can be found here:
|
|
|
|
- `STM32F412ZG on www.st.com`_
|
|
- `STM32F412 reference manual`_
|
|
|
|
Supported Features
|
|
==================
|
|
|
|
The Zephyr nucleo_412zg board configuration supports the following hardware features:
|
|
|
|
+-----------+------------+-------------------------------------+
|
|
| Interface | Controller | Driver/Component |
|
|
+===========+============+=====================================+
|
|
| NVIC | on-chip | nested vector interrupt controller |
|
|
+-----------+------------+-------------------------------------+
|
|
| UART | on-chip | serial port-polling; |
|
|
| | | serial port-interrupt |
|
|
+-----------+------------+-------------------------------------+
|
|
| PINMUX | on-chip | pinmux |
|
|
+-----------+------------+-------------------------------------+
|
|
| GPIO | on-chip | gpio |
|
|
+-----------+------------+-------------------------------------+
|
|
| I2C | on-chip | i2c |
|
|
+-----------+------------+-------------------------------------+
|
|
| SPI | on-chip | spi |
|
|
+-----------+------------+-------------------------------------+
|
|
| USB | on-chip | usb |
|
|
+-----------+------------+-------------------------------------+
|
|
| PWM | on-chip | pwm |
|
|
+-----------+------------+-------------------------------------+
|
|
|
|
Other hardware features are not yet supported on this Zephyr port.
|
|
|
|
The default configuration can be found in the defconfig file:
|
|
``boards/arm/nucleo_f412zg/nucleo_f412zg_defconfig``
|
|
|
|
|
|
Connections and IOs
|
|
===================
|
|
|
|
Nucleo F412ZG Board has 8 GPIO controllers. These controllers are responsible for pin muxing,
|
|
input/output, pull-up, etc.
|
|
|
|
Available pins:
|
|
---------------
|
|
.. image:: img/nucleo_f412zg_zio_left.png
|
|
:width: 720px
|
|
:align: center
|
|
:height: 540px
|
|
:alt: Nucleo F412ZG ZIO connectors (left)
|
|
.. image:: img/nucleo_f412zg_zio_right.png
|
|
:width: 720px
|
|
:align: center
|
|
:height: 540px
|
|
:alt: Nucleo F412ZG ZIO connectors (right)
|
|
.. image:: img/nucleo_f412zg_morpho_left.png
|
|
:width: 720px
|
|
:align: center
|
|
:height: 540px
|
|
:alt: Nucleo F412ZG Morpho connectors (left)
|
|
.. image:: img/nucleo_f412zg_morpho_right.png
|
|
:width: 720px
|
|
:align: center
|
|
:height: 540px
|
|
:alt: Nucleo F412ZG Morpho connectors (right)
|
|
|
|
For more details please refer to `STM32 Nucleo-144 board User Manual`_.
|
|
|
|
Default Zephyr Peripheral Mapping:
|
|
----------------------------------
|
|
|
|
- UART_3 TX/RX : PD8/PD9 (ST-Link Virtual Port Com)
|
|
- UART_6 TX/RX : PG14/PG9 (Arduino Serial)
|
|
- I2C1 SCL/SDA : PB8/PB9 (Arduino I2C)
|
|
- SPI1 NSS/SCK/MISO/MOSI : PA4/PA5/PA6/PA7 (Arduino SPI)
|
|
- PWM_2_CH1 : PA0
|
|
- USER_PB : PC13
|
|
- LD1 : PB0
|
|
- LD2 : PB7
|
|
- LD3 : PB14
|
|
- USB DM : PA11
|
|
- USB DP : PA12
|
|
|
|
System Clock
|
|
------------
|
|
|
|
Nucleo F412ZG System Clock could be driven by internal or external oscillator,
|
|
as well as main PLL clock. By default System clock is driven by PLL clock at 96MHz,
|
|
driven by 8MHz high speed external clock.
|
|
|
|
Serial Port
|
|
-----------
|
|
|
|
Nucleo F412ZG board has 4 UARTs. The Zephyr console output is assigned to UART3.
|
|
Default settings are 115200 8N1.
|
|
|
|
Network interface
|
|
-----------------
|
|
|
|
Ethernet over USB is configured as the default network interface
|
|
|
|
Programming and Debugging
|
|
*************************
|
|
|
|
Nucleo F412ZG board includes an ST-LINK/V2-1 embedded debug tool interface.
|
|
This interface is supported by the openocd version included in Zephyr SDK.
|
|
|
|
|
|
.. _Nucleo F412ZG website:
|
|
http://www.st.com/en/evaluation-tools/nucleo-f412zg.html
|
|
|
|
.. _STM32 Nucleo-144 board User Manual:
|
|
http://www.st.com/resource/en/user_manual/dm00244518.pdf
|
|
|
|
.. _STM32F412ZG on www.st.com:
|
|
http://www.st.com/en/microcontrollers/stm32f412zg.html
|
|
|
|
.. _STM32F412 reference manual:
|
|
http://www.st.com/resource/en/reference_manual/dm00180369.pdf
|