zephyr/boards/intel/ehl/intel_ehl_crb.dts

30 lines
417 B
Plaintext

/*
* Copyright (c) 2020 Intel Corporation
*
* SPDX-License-Identifier: Apache-2.0
*/
/dts-v1/;
#include <mem.h>
#define DT_DRAM_SIZE DT_SIZE_M(2048)
#include <intel/elkhart_lake.dtsi>
/ {
model = "intel_ehl_crb";
compatible = "intel,elkhart_lake_crb";
chosen {
zephyr,sram = &dram0;
zephyr,console = &uart2;
zephyr,shell-uart = &uart2;
};
aliases {
watchdog0 = &tco_wdt;
rtc = &rtc;
};
};