/* * Copyright (c) 2021 Arm Limited (or its affiliates). All rights reserved. * SPDX-License-Identifier: Apache-2.0 */ /dts-v1/; #include #include #include / { model = "FVP BaseR AEMv8R"; chosen { /* * The SRAM node is actually located in the * DRAM region of the FVP BaseR AEMv8R. */ zephyr,sram = &dram0; zephyr,flash = &flash0; zephyr,console = &uart0; zephyr,shell-uart = &uart0; }; cpus { #address-cells = <1>; #size-cells = <0>; cpu@0 { device_type = "cpu"; compatible = "arm,cortex-r82"; reg = <0>; }; }; timer { compatible = "arm,armv8-timer"; interrupt-parent = <&gic>; interrupts = , , , ; label = "arch_timer"; }; uartclk: apb-pclk { compatible = "fixed-clock"; clock-frequency = <24000000>; #clock-cells = <0>; }; soc { interrupt-parent = <&gic>; gic: interrupt-controller@af000000 { compatible = "arm,gic"; reg = <0xaf000000 0x1000>, <0xaf100000 0x100>; interrupt-controller; #interrupt-cells = <4>; label = "GIC"; status = "okay"; }; uart0: uart@9c090000 { compatible = "arm,pl011"; reg = <0x9c090000 0x1000>; status = "disabled"; interrupts = ; interrupt-names = "irq_0"; label = "UART_0"; clocks = <&uartclk>; }; flash0: flash@0 { compatible = "soc-nv-flash"; reg = <0x0 DT_SIZE_K(64)>; }; dram0: memory@10000000 { compatible = "mmio-dram"; reg = <0x10000000 DT_SIZE_K(2048)>; }; }; }; &uart0 { status = "okay"; current-speed = <115200>; };