/* * Copyright (c) 2013-2014 Wind River Systems, Inc. * * SPDX-License-Identifier: Apache-2.0 */ /** * @file * @brief ARM Cortex-M exception/interrupt exit API * * * Provides functions for performing kernel handling when exiting exceptions or * interrupts that are installed directly in the vector table (i.e. that are not * wrapped around by _isr_wrapper()). */ #include #include #include #include _ASM_FILE_PROLOGUE GTEXT(_ExcExit) GTEXT(_IntExit) GDATA(_kernel) #ifdef CONFIG_TIMESLICING GTEXT(_update_time_slice_before_swap) #endif /** * * @brief Kernel housekeeping when exiting interrupt handler installed * directly in vector table * * Kernel allows installing interrupt handlers (ISRs) directly into the vector * table to get the lowest interrupt latency possible. This allows the ISR to be * invoked directly without going through a software interrupt table. However, * upon exiting the ISR, some kernel work must still be performed, namely * possible context switching. While ISRs connected in the software interrupt * table do this automatically via a wrapper, ISRs connected directly in the * vector table must invoke _IntExit() as the *very last* action before * returning. * * e.g. * * void myISR(void) * { * printk("in %s\n", __FUNCTION__); * doStuff(); * _IntExit(); * } * * @return N/A */ SECTION_SUBSEC_FUNC(TEXT, _HandlerModeExit, _IntExit) /* _IntExit falls through to _ExcExit (they are aliases of each other) */ /** * * @brief Kernel housekeeping when exiting exception handler installed * directly in vector table * * See _IntExit(). * * @return N/A */ SECTION_SUBSEC_FUNC(TEXT, _HandlerModeExit, _ExcExit) #ifdef CONFIG_PREEMPT_ENABLED ldr r0, =_kernel ldr r1, [r0, #_kernel_offset_to_current] ldr r0, [r0, _kernel_offset_to_ready_q_cache] cmp r0, r1 beq _EXIT_EXC #ifdef CONFIG_TIMESLICING push {lr} bl _update_time_slice_before_swap #if defined(CONFIG_ARMV6_M_ARMV8_M_BASELINE) pop {r0} mov lr, r0 #else pop {lr} #endif /* CONFIG_ARMV6_M_ARMV8_M_BASELINE */ #endif /* CONFIG_TIMESLICING */ /* context switch required, pend the PendSV exception */ ldr r1, =_SCS_ICSR ldr r2, =_SCS_ICSR_PENDSV str r2, [r1] _ExcExitWithGdbStub: _EXIT_EXC: #endif /* CONFIG_PREEMPT_ENABLED */ #ifdef CONFIG_STACK_SENTINEL push {lr} bl _check_stack_sentinel #if defined(CONFIG_ARMV6_M_ARMV8_M_BASELINE) pop {r0} mov lr, r0 #else pop {lr} #endif /* CONFIG_ARMV6_M_ARMV8_M_BASELINE */ #endif /* CONFIG_STACK_SENTINEL */ bx lr