/* * Copyright (c) 2020 Teslabs Engineering S.L. * * SPDX-License-Identifier: Apache-2.0 */ #include / { soc { flash-controller@52002000 { flash0: flash@8000000 { write-block-size = <32>; erase-block-size = ; }; }; dmamux1: dmamux@40020800 { dma-requests= <107>; }; usbotg_fs: usb@40080000 { compatible = "st,stm32-otgfs"; reg = <0x40080000 0x40000>; interrupts = <101 0>, <98 0>, <99 0>; interrupt-names = "otgfs", "ep1_out", "ep1_in"; num-bidir-endpoints = <9>; ram-size = <4096>; maximum-speed = "full-speed"; clocks = <&rcc STM32_CLOCK_BUS_AHB1 0x080000000>; phys = <&otghs_fs_phy>; status = "disabled"; label= "OTG_FS"; }; }; /* System data RAM accessible over AXI bus: AXI SRAM in D1 domain */ sram0: memory@24000000 { reg = <0x24000000 DT_SIZE_K(512)>; compatible = "mmio-sram"; }; /* System data RAM accessible over AHB bus: SRAM1 in D2 domain */ sram1: memory@30000000 { reg = <0x30000000 DT_SIZE_K(128)>; compatible = "mmio-sram"; }; /* System data RAM accessible over AHB bus: SRAM2 in D2 domain */ sram2: memory@30020000 { compatible = "mmio-sram"; reg = <0x30020000 DT_SIZE_K(128)>; }; /* System data RAM accessible over AHB bus: SRAM3 in D2 domain */ sram3: memory@30040000 { compatible = "mmio-sram"; reg = <0x30040000 DT_SIZE_K(32)>; }; /* System data RAM accessible over AHB bus: SRAM4 in D3 domain */ sram4: memory@38000000 { reg = <0x38000000 DT_SIZE_K(64)>; compatible = "mmio-sram"; }; dtcm: memory@20000000 { compatible = "arm,dtcm"; reg = <0x20000000 DT_SIZE_K(128)>; }; otghs_fs_phy: otghs_fs_phy { compatible = "usb-nop-xceiv"; #phy-cells = <0>; label = "OTGHS_FS_PHY"; }; };