/* * Copyright (c) 2021 Arm Limited (or its affiliates). All rights reserved. * SPDX-License-Identifier: Apache-2.0 */ #include #include #include / { cpus { #address-cells = <1>; #size-cells = <0>; cpu@0 { device_type = "cpu"; compatible = "arm,cortex-r82"; reg = <0>; }; cpu@1 { device_type = "cpu"; compatible = "arm,cortex-r82"; reg = <1>; }; cpu@2 { device_type = "cpu"; compatible = "arm,cortex-r82"; reg = <2>; }; cpu@3 { device_type = "cpu"; compatible = "arm,cortex-r82"; reg = <3>; }; }; timer { compatible = "arm,armv8-timer"; interrupt-parent = <&gic>; interrupts = , , , ; label = "arch_timer"; }; uartclk: apb-pclk { compatible = "fixed-clock"; clock-frequency = <24000000>; #clock-cells = <0>; }; soc { interrupt-parent = <&gic>; gic: interrupt-controller@af000000 { compatible = "arm,gic"; reg = <0xaf000000 0x1000>, <0xaf100000 0x100>; interrupt-controller; #interrupt-cells = <4>; label = "GIC"; status = "okay"; }; uart0: uart@9c090000 { compatible = "arm,pl011"; reg = <0x9c090000 0x1000>; status = "disabled"; interrupts = ; interrupt-names = "irq_5"; label = "UART_0"; clocks = <&uartclk>; }; }; };