/* * Copyright (c) 2018 Intel Corporation. * Copyright (c) 2021 Nordic Semiconductor ASA * * SPDX-License-Identifier: Apache-2.0 */ #include #include BUILD_ASSERT(DT_NODE_EXISTS(DT_PATH(cpus)), "cpus node not defined in Devicetree"); /** * Check CPU power state consistency. * * @param i Power state index. * @param node_id CPU node identifier. */ #define CHECK_POWER_STATE_CONSISTENCY(i, node_id) \ BUILD_ASSERT( \ DT_PROP_BY_PHANDLE_IDX_OR(node_id, cpu_power_states, i, \ min_residency_us, 0U) >= \ DT_PROP_BY_PHANDLE_IDX_OR(node_id, cpu_power_states, i, \ exit_latency_us, 0U), \ "Found CPU power state with min_residency < exit_latency") /** * @brief Check CPU power states consistency * * All states should have a minimum residency >= than the exit latency. * * @param node_id A CPU node identifier. */ #define CHECK_POWER_STATES_CONSISTENCY(node_id) \ LISTIFY(DT_NUM_CPU_POWER_STATES(node_id), \ CHECK_POWER_STATE_CONSISTENCY, (;), node_id); \ /* Check that all power states are consistent */ DT_FOREACH_CHILD(DT_PATH(cpus), CHECK_POWER_STATES_CONSISTENCY) #define NUM_CPU_STATES(n) DT_NUM_CPU_POWER_STATES(n), #define DEFINE_CPU_STATES(n) \ static const struct pm_state_info pmstates_##n[] \ = PM_STATE_INFO_LIST_FROM_DT_CPU(n); #define CPU_STATE_REF(n) pmstates_##n, DT_FOREACH_CHILD(DT_PATH(cpus), DEFINE_CPU_STATES); /** CPU power states information for each CPU */ static const struct pm_state_info *cpus_states[] = { DT_FOREACH_CHILD(DT_PATH(cpus), CPU_STATE_REF) }; /** Number of states for each CPU */ static const uint8_t states_per_cpu[] = { DT_FOREACH_CHILD(DT_PATH(cpus), NUM_CPU_STATES) }; uint8_t pm_state_cpu_get_all(uint8_t cpu, const struct pm_state_info **states) { if (cpu >= ARRAY_SIZE(cpus_states)) { return 0; } *states = cpus_states[cpu]; return states_per_cpu[cpu]; }