/* * Copyright (c) 2017 Linaro Limited * * SPDX-License-Identifier: Apache-2.0 */ #include / { chosen { zephyr,entropy = &rng; }; soc { pinctrl: pin-controller@40020000 { reg = <0x40020000 0x2400>; gpiof: gpio@40021400 { compatible = "st,stm32-gpio"; gpio-controller; #gpio-cells = <2>; reg = <0x40021400 0x400>; clocks = <&rcc STM32_CLOCK_BUS_AHB1 0x00000020>; label = "GPIOF"; }; gpiog: gpio@40021800 { compatible = "st,stm32-gpio"; gpio-controller; #gpio-cells = <2>; reg = <0x40021800 0x400>; clocks = <&rcc STM32_CLOCK_BUS_AHB1 0x00000040>; label = "GPIOG"; }; gpioi: gpio@40022000 { compatible = "st,stm32-gpio"; gpio-controller; #gpio-cells = <2>; reg = <0x40022000 0x400>; clocks = <&rcc STM32_CLOCK_BUS_AHB1 0x00000100>; label = "GPIOI"; }; }; usart3: serial@40004800 { compatible = "st,stm32-usart", "st,stm32-uart"; reg = <0x40004800 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00040000>; interrupts = <39 0>; status = "disabled"; label = "UART_3"; }; uart4: serial@40004c00 { compatible ="st,stm32-uart"; reg = <0x40004c00 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00080000>; interrupts = <52 0>; status = "disabled"; label = "UART_4"; }; uart5: serial@40005000 { compatible = "st,stm32-uart"; reg = <0x40005000 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00100000>; interrupts = <53 0>; status = "disabled"; label = "UART_5"; }; timers6: timers@40001000 { compatible = "st,stm32-timers"; reg = <0x40001000 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000010>; interrupts = <54 0>; interrupt-names = "global"; status = "disabled"; label = "TIMERS_6"; pwm { compatible = "st,stm32-pwm"; status = "disabled"; st,prescaler = <10000>; label = "PWM_6"; #pwm-cells = <3>; }; }; timers7: timers@40001400 { compatible = "st,stm32-timers"; reg = <0x40001400 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000020>; interrupts = <55 0>; interrupt-names = "global"; status = "disabled"; label = "TIMERS_7"; pwm { compatible = "st,stm32-pwm"; status = "disabled"; st,prescaler = <10000>; label = "PWM_7"; #pwm-cells = <3>; }; }; timers8: timers@40010400 { compatible = "st,stm32-timers"; reg = <0x40010400 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB2 0x00000002>; interrupts = <43 0>, <44 0>, <45 0>, <46 0>; interrupt-names = "brk", "up", "trgcom", "cc"; status = "disabled"; label = "TIMERS_8"; pwm { compatible = "st,stm32-pwm"; status = "disabled"; st,prescaler = <10000>; label = "PWM_8"; #pwm-cells = <3>; }; }; timers12: timers@40001800 { compatible = "st,stm32-timers"; reg = <0x40001800 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000040>; interrupts = <43 0>; interrupt-names = "global"; status = "disabled"; label = "TIMERS_12"; pwm { compatible = "st,stm32-pwm"; status = "disabled"; st,prescaler = <10000>; label = "PWM_12"; #pwm-cells = <3>; }; }; timers13: timers@40001c00 { compatible = "st,stm32-timers"; reg = <0x40001c00 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000080>; interrupts = <44 0>; interrupt-names = "global"; status = "disabled"; label = "TIMERS_13"; pwm { compatible = "st,stm32-pwm"; status = "disabled"; st,prescaler = <10000>; label = "PWM_13"; #pwm-cells = <3>; }; }; timers14: timers@40002000 { compatible = "st,stm32-timers"; reg = <0x40002000 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000100>; interrupts = <45 0>; interrupt-names = "global"; status = "disabled"; label = "TIMERS_14"; pwm { compatible = "st,stm32-pwm"; status = "disabled"; st,prescaler = <10000>; label = "PWM_14"; #pwm-cells = <3>; }; }; usbotg_hs: usb@40040000 { compatible = "st,stm32-otghs"; reg = <0x40040000 0x40000>; interrupts = <77 0>, <74 0>, <75 0>; interrupt-names = "otghs", "ep1_out", "ep1_in"; num-bidir-endpoints = <6>; ram-size = <4096>; maximum-speed = "full-speed"; phys = <&otghs_fs_phy>; clocks = <&rcc STM32_CLOCK_BUS_AHB1 0x20000000>; status = "disabled"; label= "OTGHS"; }; can1: can@40006400 { compatible = "st,stm32-can"; #address-cells = <1>; #size-cells = <0>; reg = <0x40006400 0x400>; interrupts = <19 0>, <20 0>, <21 0>, <22 0>; interrupt-names = "TX", "RX0", "RX1", "SCE"; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x02000000>; status = "disabled"; label = "CAN_1"; bus-speed = <125000>; sjw = <1>; prop-seg = <0>; phase-seg1 = <5>; phase-seg2 = <6>; }; can2: can@40006800 { compatible = "st,stm32-can"; #address-cells = <1>; #size-cells = <0>; reg = <0x40006800 0x400>; interrupts = <63 0>, <64 0>, <65 0>, <66 0>; interrupt-names = "TX", "RX0", "RX1", "SCE"; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x06000000>; master-can-reg = <0x40006400>; status = "disabled"; label = "CAN_2"; bus-speed = <125000>; sjw = <1>; prop-seg = <0>; phase-seg1 = <5>; phase-seg2 = <6>; }; rng: rng@50060800 { compatible = "st,stm32-rng"; reg = <0x50060800 0x400>; interrupts = <80 0>; clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00000040>; status = "disabled"; label = "RNG"; }; backup_sram: memory@40024000 { compatible = "st,stm32-backup-sram"; reg = <0x40024000 DT_SIZE_K(4)>; clocks = <&rcc STM32_CLOCK_BUS_AHB1 0x00040000>; label = "BACKUP_SRAM"; status = "disabled"; }; dac1: dac@40007400 { compatible = "st,stm32-dac"; reg = <0x40007400 0x400>; clocks = <&rcc STM32_CLOCK_BUS_APB1 0x20000000>; status = "disabled"; label = "DAC_1"; #io-channel-cells = <1>; }; }; otghs_fs_phy: otghs_fs_phy { compatible = "usb-nop-xceiv"; #phy-cells = <0>; label = "OTGHS_FS_PHY"; }; };