/* * Copyright 2022-2023 NXP * * SPDX-License-Identifier: Apache-2.0 */ #include &pinctrl { uart0_default: uart0_default { group1 { pinmux = ; output-enable; }; group2 { pinmux = ; input-enable; }; }; uart9_default: uart9_default { group1 { pinmux = ; output-enable; }; group2 { pinmux = ; input-enable; }; }; emdio_default: emdio_default { group1 { pinmux = <(PE10_ETH_MDC_I | PE10_ETH_MDC_O)>; input-enable; output-enable; }; group2 { pinmux = <(PE11_ETH_MDIO_I | PE11_ETH_MDIO_O)>; input-enable; output-enable; drive-open-drain; }; }; eth0_default: eth0_default { group1 { pinmux = , , , , , ; input-enable; }; group2 { pinmux = , , , , , ; output-enable; }; }; can0_default: can0_default { group1 { pinmux = ; input-enable; }; group2 { pinmux = ; output-enable; }; }; can1_default: can1_default { group1 { pinmux = ; input-enable; }; group2 { pinmux = ; output-enable; }; }; };