/* * Copyright (c) 2021, Intel Corporation. All rights reserved. * * SPDX-License-Identifier: Apache-2.0 */ #include #include static const struct arm_mmu_region mmu_regions[] = { /* System manager register that required by clock driver */ MMU_REGION_FLAT_ENTRY("SYSTEM_MANAGER", DT_REG_ADDR(DT_NODELABEL(sysmgr)), DT_REG_SIZE(DT_NODELABEL(sysmgr)), MT_DEVICE_nGnRnE | MT_P_RW_U_RW | MT_DEFAULT_SECURE_STATE), MMU_REGION_FLAT_ENTRY("CLOCK", DT_REG_ADDR(DT_NODELABEL(clock)), DT_REG_SIZE(DT_NODELABEL(clock)), MT_DEVICE_nGnRnE | MT_P_RW_U_RW | MT_DEFAULT_SECURE_STATE), MMU_REGION_FLAT_ENTRY("UART0", DT_REG_ADDR(DT_NODELABEL(uart0)), DT_REG_SIZE(DT_NODELABEL(uart0)), MT_DEVICE_nGnRnE | MT_P_RW_U_RW | MT_DEFAULT_SECURE_STATE), MMU_REGION_FLAT_ENTRY("GIC", DT_REG_ADDR_BY_IDX(DT_NODELABEL(gic), 0), DT_REG_SIZE_BY_IDX(DT_NODELABEL(gic), 0), MT_DEVICE_nGnRnE | MT_P_RW_U_RW | MT_DEFAULT_SECURE_STATE), MMU_REGION_FLAT_ENTRY("GIC", DT_REG_ADDR_BY_IDX(DT_NODELABEL(gic), 1), DT_REG_SIZE_BY_IDX(DT_NODELABEL(gic), 1), MT_DEVICE_nGnRnE | MT_P_RW_U_RW | MT_DEFAULT_SECURE_STATE), }; const struct arm_mmu_config mmu_config = { .num_regions = ARRAY_SIZE(mmu_regions), .mmu_regions = mmu_regions, };