/* * Copyright (c) 2020 Antmicro * * SPDX-License-Identifier: Apache-2.0 */ #ifndef _QUICKLOGIC_EOS_S3_SOC_PINMAP_H_ #define _QUICKLOGIC_EOS_S3_SOC_PINMAP_H_ #include /* Set UART TX to PAD44 */ #define UART_TXD_PAD44 (UART_TXD_SEL_PAD44 | PAD_CTRL_SEL_AO_REG \ | PAD_OEN_NORMAL | PAD_P_Z | PAD_SR_SLOW \ | PAD_E_4MA | PAD_REN_DISABLE | PAD_SMT_DISABLE) /* Set UART RX to PAD45 */ #define UART_RXD_PAD45 (UART_RXD_SEL_PAD45 | PAD_CTRL_SEL_AO_REG \ | PAD_OEN_DISABLE | PAD_P_Z | PAD_SR_SLOW \ | PAD_E_4MA | PAD_REN_ENABLE | PAD_SMT_DISABLE) #endif /* _QUICKLOGIC_EOS_S3_SOC_PINMAP_H_ */