2018-02-05 14:31:07 +08:00
|
|
|
/*
|
|
|
|
*
|
|
|
|
* Copyright (c) 2018 Ilya Tagunov
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#include <soc.h>
|
2020-11-21 03:28:06 +08:00
|
|
|
#include <stm32_ll_bus.h>
|
|
|
|
#include <stm32_ll_rcc.h>
|
|
|
|
#include <stm32_ll_utils.h>
|
2019-06-26 03:53:47 +08:00
|
|
|
#include <drivers/clock_control.h>
|
2019-06-26 22:33:55 +08:00
|
|
|
#include <sys/util.h>
|
2020-01-25 19:34:53 +08:00
|
|
|
#include <drivers/clock_control/stm32_clock_control.h>
|
2019-04-12 00:20:15 +08:00
|
|
|
#include "clock_stm32_ll_common.h"
|
2018-02-05 14:31:07 +08:00
|
|
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_CLOCK_STM32_SYSCLK_SRC_PLL
|
|
|
|
|
|
|
|
/* Macros to fill up multiplication and division factors values */
|
2019-03-13 05:15:42 +08:00
|
|
|
#define z_pll_mul(v) LL_RCC_PLL_MUL_ ## v
|
|
|
|
#define pll_mul(v) z_pll_mul(v)
|
2018-02-05 14:31:07 +08:00
|
|
|
|
2019-03-13 05:15:42 +08:00
|
|
|
#define z_pll_div(v) LL_RCC_PLL_DIV_ ## v
|
|
|
|
#define pll_div(v) z_pll_div(v)
|
2018-02-05 14:31:07 +08:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Fill PLL configuration structure
|
|
|
|
*/
|
|
|
|
void config_pll_init(LL_UTILS_PLLInitTypeDef *pllinit)
|
|
|
|
{
|
|
|
|
pllinit->PLLMul = pll_mul(CONFIG_CLOCK_STM32_PLL_MULTIPLIER);
|
|
|
|
pllinit->PLLDiv = pll_div(CONFIG_CLOCK_STM32_PLL_DIVISOR);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_CLOCK_STM32_SYSCLK_SRC_PLL */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Activate default clocks
|
|
|
|
*/
|
|
|
|
void config_enable_default_clocks(void)
|
|
|
|
{
|
2020-05-08 19:33:36 +08:00
|
|
|
#if defined(CONFIG_EXTI_STM32) || defined(CONFIG_USB_DC_STM32) || \
|
|
|
|
(defined(CONFIG_SOC_SERIES_STM32L0X) && \
|
|
|
|
defined(CONFIG_ENTROPY_STM32_RNG))
|
2018-05-13 23:56:52 +08:00
|
|
|
/* Enable System Configuration Controller clock. */
|
|
|
|
LL_APB2_GRP1_EnableClock(LL_APB2_GRP1_PERIPH_SYSCFG);
|
|
|
|
#endif
|
2018-02-05 14:31:07 +08:00
|
|
|
}
|