2019-07-25 16:44:41 +08:00
|
|
|
# Copyright (c) 2019 Synopsys, Inc. All rights reserved.
|
|
|
|
# SPDX-License-Identifier: Apache-2.0
|
|
|
|
|
|
|
|
if SOC_ARC_HSDK
|
|
|
|
|
|
|
|
config SOC
|
|
|
|
default "snps_arc_hsdk"
|
|
|
|
|
2021-03-20 06:00:50 +08:00
|
|
|
config CPU_HS3X
|
|
|
|
default y
|
|
|
|
|
2019-07-25 16:44:41 +08:00
|
|
|
config NUM_IRQ_PRIO_LEVELS
|
|
|
|
# This processor supports 2 priority levels:
|
|
|
|
# 0 for Fast Interrupts (FIRQs) and 1 for Regular Interrupts (IRQs).
|
|
|
|
default 2
|
|
|
|
|
|
|
|
config NUM_IRQS
|
|
|
|
# must be > the highest interrupt number used
|
|
|
|
default 88
|
|
|
|
|
|
|
|
config RGF_NUM_BANKS
|
|
|
|
default 2
|
|
|
|
|
|
|
|
config SYS_CLOCK_HW_CYCLES_PER_SEC
|
|
|
|
default 500000000
|
|
|
|
|
|
|
|
config ARC_FIRQ
|
|
|
|
default y
|
|
|
|
|
|
|
|
config CODE_DENSITY
|
|
|
|
default y
|
|
|
|
|
|
|
|
config ARCV2_TIMER_IRQ_PRIORITY
|
|
|
|
default 1
|
|
|
|
|
|
|
|
config ARC_CONNECT
|
|
|
|
default y
|
|
|
|
|
2022-10-20 06:51:30 +08:00
|
|
|
config MP_MAX_NUM_CPUS
|
2019-07-25 16:44:41 +08:00
|
|
|
default 4
|
|
|
|
|
|
|
|
config UART_NS16550_ACCESS_WORD_ONLY
|
|
|
|
default y
|
2020-03-09 22:37:20 +08:00
|
|
|
depends on UART_NS16550
|
2019-07-25 16:44:41 +08:00
|
|
|
|
2021-11-22 15:20:43 +08:00
|
|
|
config ARC_HAS_ACCL_REGS
|
|
|
|
default y
|
|
|
|
|
2019-07-25 16:44:41 +08:00
|
|
|
endif # ARC_HSDK
|