2018-02-22 23:24:38 +08:00
|
|
|
/* SoC level DTS fixup file */
|
|
|
|
|
2017-11-21 00:15:25 +08:00
|
|
|
#define CONFIG_UART_QMSI_0_BAUDRATE INTEL_QMSI_UART_B0002000_CURRENT_SPEED
|
|
|
|
#define CONFIG_UART_QMSI_0_NAME INTEL_QMSI_UART_B0002000_LABEL
|
2017-11-16 03:23:13 +08:00
|
|
|
#define CONFIG_UART_QMSI_0_IRQ INTEL_QMSI_UART_B0002000_IRQ_0
|
2017-11-21 00:15:25 +08:00
|
|
|
|
|
|
|
#define CONFIG_UART_QMSI_1_BAUDRATE INTEL_QMSI_UART_B0002400_CURRENT_SPEED
|
|
|
|
#define CONFIG_UART_QMSI_1_NAME INTEL_QMSI_UART_B0002400_LABEL
|
2017-11-16 03:23:13 +08:00
|
|
|
#define CONFIG_UART_QMSI_1_IRQ INTEL_QMSI_UART_B0002400_IRQ_0
|
2017-11-21 00:15:25 +08:00
|
|
|
|
|
|
|
#define SRAM_START CONFIG_SRAM_BASE_ADDRESS
|
|
|
|
#define SRAM_SIZE CONFIG_SRAM_SIZE
|
|
|
|
|
|
|
|
#define FLASH_START CONFIG_FLASH_BASE_ADDRESS
|
|
|
|
#define FLASH_SIZE CONFIG_FLASH_SIZE
|
|
|
|
|
|
|
|
#define CONFIG_DCCM_BASE_ADDRESS ARC_DCCM_80000000_BASE_ADDRESS
|
2018-03-15 06:49:54 +08:00
|
|
|
#define CONFIG_DCCM_SIZE (ARC_DCCM_80000000_SIZE >> 10)
|
2018-02-22 23:24:38 +08:00
|
|
|
|
2018-02-28 22:50:52 +08:00
|
|
|
#define CONFIG_I2C_SS_0_NAME INTEL_QMSI_SS_I2C_80012000_LABEL
|
2018-03-01 04:48:15 +08:00
|
|
|
#define CONFIG_I2C_SS_0_BITRATE INTEL_QMSI_SS_I2C_80012000_CLOCK_FREQUENCY
|
2018-02-28 22:50:52 +08:00
|
|
|
#define CONFIG_I2C_SS_1_NAME INTEL_QMSI_SS_I2C_80012100_LABEL
|
2018-03-01 04:48:15 +08:00
|
|
|
#define CONFIG_I2C_SS_1_BITRATE INTEL_QMSI_SS_I2C_80012100_CLOCK_FREQUENCY
|
2018-02-28 22:50:52 +08:00
|
|
|
|
|
|
|
#define CONFIG_I2C_0_NAME INTEL_QMSI_I2C_B0002800_LABEL
|
2018-03-01 04:43:19 +08:00
|
|
|
#define CONFIG_I2C_0_BITRATE INTEL_QMSI_I2C_B0002800_CLOCK_FREQUENCY
|
2018-02-28 22:50:52 +08:00
|
|
|
#define CONFIG_I2C_1_NAME INTEL_QMSI_I2C_B0002C00_LABEL
|
2018-03-01 04:43:19 +08:00
|
|
|
#define CONFIG_I2C_1_BITRATE INTEL_QMSI_I2C_B0002C00_CLOCK_FREQUENCY
|
2018-02-28 22:50:52 +08:00
|
|
|
|
2018-02-22 23:24:38 +08:00
|
|
|
/* End of SoC Level DTS fixup file */
|