2016-10-28 18:27:22 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2016 Open-RnD Sp. z o.o.
|
|
|
|
* Copyright (c) 2016 Linaro Limited.
|
|
|
|
*
|
2017-01-19 09:01:01 +08:00
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
2016-10-28 18:27:22 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file SoC configuration macros for the ST STM32F4 family processors.
|
|
|
|
*
|
|
|
|
* Based on reference manual:
|
|
|
|
* RM0368 Reference manual STM32F401xB/C and STM32F401xD/E
|
2017-10-02 01:00:48 +08:00
|
|
|
* advanced ARM(r)-based 32-bit MCUs
|
2016-10-28 18:27:22 +08:00
|
|
|
*
|
|
|
|
* Chapter 2.3: Memory Map
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _STM32F4_SOC_H_
|
|
|
|
#define _STM32F4_SOC_H_
|
|
|
|
|
|
|
|
#define GPIO_REG_SIZE 0x400
|
|
|
|
/* base address for where GPIO registers start */
|
|
|
|
#define GPIO_PORTS_BASE (GPIOA_BASE)
|
|
|
|
|
|
|
|
#ifndef _ASMLANGUAGE
|
|
|
|
|
|
|
|
#include <device.h>
|
|
|
|
#include <misc/util.h>
|
|
|
|
#include <drivers/rand32.h>
|
|
|
|
|
2016-11-02 20:54:19 +08:00
|
|
|
#include <stm32f4xx.h>
|
|
|
|
|
2016-10-28 18:27:22 +08:00
|
|
|
#include "soc_irq.h"
|
|
|
|
|
2017-04-18 20:24:04 +08:00
|
|
|
#ifdef CONFIG_CLOCK_CONTROL_STM32_CUBE
|
|
|
|
#include <stm32f4xx_ll_utils.h>
|
|
|
|
#include <stm32f4xx_ll_bus.h>
|
|
|
|
#include <stm32f4xx_ll_rcc.h>
|
|
|
|
#include <stm32f4xx_ll_system.h>
|
2017-05-24 20:56:48 +08:00
|
|
|
#include <stm32f4xx_ll_spi.h>
|
2017-04-18 20:24:04 +08:00
|
|
|
#endif /* CONFIG_CLOCK_CONTROL_STM32_CUBE */
|
|
|
|
|
2017-06-23 17:27:17 +08:00
|
|
|
#ifdef CONFIG_I2C
|
|
|
|
#include <stm32f4xx_ll_i2c.h>
|
|
|
|
#endif
|
|
|
|
|
2017-07-01 05:48:22 +08:00
|
|
|
#ifdef CONFIG_RANDOM_STM32_RNG
|
|
|
|
#include <stm32f4xx_ll_rng.h>
|
|
|
|
#endif
|
|
|
|
|
2016-10-28 18:27:22 +08:00
|
|
|
#endif /* !_ASMLANGUAGE */
|
|
|
|
|
|
|
|
#endif /* _STM32F4_SOC_H_ */
|