incubator-nuttx/boards/arm/phy62xx/phy6222
Xiang Xiao a51be33a41 libc/tls: Change the default value of TLS_NELEM to zero
to ensure the default config as small as possible.

Signed-off-by: Xiang Xiao <xiaoxiang@xiaomi.com>
2023-07-20 08:11:30 +02:00
..
configs libc/tls: Change the default value of TLS_NELEM to zero 2023-07-20 08:11:30 +02:00
include Indent the include statement by two spaces 2023-05-16 12:34:32 -03:00
scripts Remove the tail spaces from all files except Documentation 2023-02-26 13:24:24 -08:00
src arch/armv6-m: fix compile error on LLVM clang 2022-10-25 00:52:00 +08:00
Kconfig phyplus first submit 2021-12-07 01:37:29 -06:00
README.txt phyplus first submit 2021-12-07 01:37:29 -06:00

README.txt

STATUS
======

05/17: The basic NSH configuration is functional and shows that there is
       3-4KB of free heap space.  However, attempts to extend this have
       failed.  I suspect that 8KB of SRAM is insufficient to do much
       with the existing NSH configuration.  Perhaps some fine tuning
       can improve this situation but at this point, I think this board
       is only useful for the initial STM32 F0 bring-up, perhaps for
       embedded solutions that do not use NSH and for general
       experimentation.

       There is also support for the Nucleo boards with the STM32 F072
       and F092 MCUs.  Those ports do not suffer from these problems and
       seem to work well in fairly complex configurations.  Apparently 8KB
       is SRAM is not usable but the parts with larger 16KB and 32KB SRAMs
       are better matches.