mirror of https://github.com/thesofproject/sof.git
223 lines
7.0 KiB
Plaintext
223 lines
7.0 KiB
Plaintext
# Topology for SKL+ HDA Generic machine
|
|
#
|
|
|
|
# if XPROC is not defined, define with default pipe
|
|
ifdef(`DMICPROC', , `define(DMICPROC, eq-iir-volume)')
|
|
ifdef(`DMIC16KPROC', , `define(DMIC16KPROC, eq-iir-volume)')
|
|
ifdef(`HSPROC', , `define(HSPROC, volume)')
|
|
ifdef(`HSSFX', , `define(HSSFX, volume)')
|
|
|
|
# Include topology builder
|
|
include(`utils.m4')
|
|
include(`dai.m4')
|
|
include(`pipeline.m4')
|
|
include(`hda.m4')
|
|
|
|
# Include TLV library
|
|
include(`common/tlv.m4')
|
|
|
|
# Include Token library
|
|
include(`sof/tokens.m4')
|
|
|
|
# Include bxt DSP configuration
|
|
include(`platform/intel/bxt.m4')
|
|
|
|
# Define pipeline id for intel-generic-dmic.m4
|
|
# to generate dmic setting
|
|
|
|
ifelse(CHANNELS, `0', ,
|
|
`
|
|
define(DMIC_PCM_48k_ID, `6')
|
|
define(DMIC_PCM_16k_ID, `7')
|
|
define(DMIC_DAI_LINK_48k_ID, `6')
|
|
define(DMIC_DAI_LINK_16k_ID, `7')
|
|
define(DMIC_PIPELINE_48k_ID, `10')
|
|
define(DMIC_PIPELINE_16k_ID, `11')
|
|
|
|
include(`platform/intel/intel-generic-dmic.m4')
|
|
'
|
|
)
|
|
|
|
# The pipeline naming notation is pipe-mixer-PROCESSING-dai-DIRECTION.m4
|
|
# HSPROC is set by makefile, if not the default above is applied
|
|
define(PIPE_HEADSET_PLAYBACK, `sof/pipe-mixer-`HSPROC'-dai-playback.m4')
|
|
|
|
#
|
|
# Define the pipelines
|
|
#
|
|
# PCM0P --> volume (pipe 1) --> HDA Analog (HDA Analog playback)
|
|
# PCM0C <-- volume, EQ (pipe 2) <-- HDA Analog (HDA Analog capture)
|
|
# PCM3 ----> volume (pipe 7) ----> iDisp1 (HDMI/DP playback, BE link 3)
|
|
# PCM4 ----> Volume (pipe 8) ----> iDisp2 (HDMI/DP playback, BE link 4)
|
|
# PCM5 ----> volume (pipe 9) ----> iDisp3 (HDMI/DP playback, BE link 5)
|
|
#
|
|
|
|
# If HSPROC_FILTERx is defined set PIPELINE_FILTERx
|
|
ifdef(`HSPROC_FILTER1', `define(PIPELINE_FILTER1, HSPROC_FILTER1)', `undefine(`PIPELINE_FILTER1')')
|
|
ifdef(`HSPROC_FILTER2', `define(PIPELINE_FILTER2, HSPROC_FILTER2)', `undefine(`PIPELINE_FILTER2')')
|
|
|
|
# Low Latency capture pipeline 2 on PCM 0 using max 2 channels of s24le.
|
|
# 1000us deadline with priority 0 on core 0
|
|
PIPELINE_PCM_ADD(sof/pipe-highpass-capture.m4,
|
|
2, 0, 2, s24le,
|
|
1000, 0, 0,
|
|
48000, 48000, 48000)
|
|
|
|
# Low Latency playback pipeline 7 on PCM 3 using max 2 channels of s24le.
|
|
# 1000us deadline with priority 0 on core 0
|
|
PIPELINE_PCM_ADD(sof/pipe-volume-playback.m4,
|
|
7, 3, 2, s24le,
|
|
1000, 0, 0,
|
|
48000, 48000, 48000)
|
|
|
|
# Low Latency playback pipeline 8 on PCM 4 using max 2 channels of s24le.
|
|
# 1000us deadline with priority 0 on core 0
|
|
PIPELINE_PCM_ADD(sof/pipe-volume-playback.m4,
|
|
8, 4, 2, s24le,
|
|
1000, 0, 0,
|
|
48000, 48000, 48000)
|
|
|
|
# Low Latency playback pipeline 9 on PCM 5 using max 2 channels of s24le.
|
|
# 1000us deadline with priority 0 on core 0
|
|
PIPELINE_PCM_ADD(sof/pipe-volume-playback.m4,
|
|
9, 5, 2, s24le,
|
|
1000, 0, 0,
|
|
48000, 48000, 48000)
|
|
|
|
#
|
|
# DAIs configuration
|
|
#
|
|
|
|
# playback DAI is HDA Analog using 2 periods
|
|
# Dai buffers use s32le format, 1000us deadline with priority 0 on core 0
|
|
# The 'NOT_USED_IGNORED' is due to dependencies and is adjusted later with an explicit dapm line.
|
|
DAI_ADD(PIPE_HEADSET_PLAYBACK,
|
|
1, HDA, 0, Analog Playback and Capture,
|
|
NOT_USED_IGNORED, 2, s32le,
|
|
1000, 0, 0, SCHEDULE_TIME_DOMAIN_TIMER, 2, 48000)
|
|
|
|
# If HSSFX_FILTERx is defined set PIPELINE_FILTERx
|
|
ifdef(`HSSFX_FILTER1', `define(PIPELINE_FILTER1, HSSFX_FILTER1)', `undefine(`PIPELINE_FILTER1')')
|
|
ifdef(`HSSFX_FILTER2', `define(PIPELINE_FILTER2, HSSFX_FILTER2)', `undefine(`PIPELINE_FILTER2')')
|
|
|
|
# Low Latency playback pipeline 1 on PCM 30 using max 2 channels of s32le.
|
|
# 1000us deadline on core 0 with priority 0
|
|
PIPELINE_PCM_ADD(sof/pipe-host-HSSFX-playback.m4,
|
|
30, 0, 2, s32le,
|
|
1000, 0, 0,
|
|
48000, 48000, 48000,
|
|
SCHEDULE_TIME_DOMAIN_TIMER,
|
|
PIPELINE_PLAYBACK_SCHED_COMP_1)
|
|
|
|
# Deep buffer playback pipeline 31 on PCM 31 using max 2 channels of s32le
|
|
# Set 1000us deadline on core 0 with priority 0.
|
|
# TODO: Modify pipeline deadline to account for deep buffering
|
|
ifdef(`DEEP_BUFFER',
|
|
`
|
|
PIPELINE_PCM_ADD(sof/pipe-host-volume-playback.m4,
|
|
31, 31, 2, s32le,
|
|
1000, 0, 0,
|
|
48000, 48000, 48000,
|
|
SCHEDULE_TIME_DOMAIN_TIMER,
|
|
PIPELINE_PLAYBACK_SCHED_COMP_1)
|
|
'
|
|
)
|
|
|
|
# Undefine PIPELINE_FILTERx to avoid to propagate elsewhere, other endpoints
|
|
# with filters blobs will need similar handling as HSPROC_FILTERx.
|
|
undefine(`PIPELINE_FILTER1')
|
|
undefine(`PIPELINE_FILTER2')
|
|
|
|
# capture DAI is HDA Analog using 2 periods
|
|
# Dai buffers use s32le format, 1000us deadline with priority 0 on core 0
|
|
DAI_ADD(sof/pipe-dai-capture.m4,
|
|
2, HDA, 1, Analog Playback and Capture,
|
|
PIPELINE_SINK_2, 2, s32le,
|
|
1000, 0, 0, SCHEDULE_TIME_DOMAIN_TIMER)
|
|
|
|
# playback DAI is iDisp1 using 2 periods
|
|
# Dai buffers use s32le format, 1000us deadline with priority 0 on core 0
|
|
DAI_ADD(sof/pipe-dai-playback.m4,
|
|
7, HDA, 4, iDisp1,
|
|
PIPELINE_SOURCE_7, 2, s32le,
|
|
1000, 0, 0, SCHEDULE_TIME_DOMAIN_TIMER)
|
|
|
|
# playback DAI is iDisp2 using 2 periods
|
|
# Dai buffers use s32le format, 1000us deadline with priority 0 on core 0
|
|
DAI_ADD(sof/pipe-dai-playback.m4,
|
|
8, HDA, 5, iDisp2,
|
|
PIPELINE_SOURCE_8, 2, s32le,
|
|
1000, 0, 0, SCHEDULE_TIME_DOMAIN_TIMER)
|
|
|
|
# playback DAI is iDisp3 using 2 periods
|
|
# Dai buffers use s32le format, 1000us deadline with priority 0 on core 0
|
|
DAI_ADD(sof/pipe-dai-playback.m4,
|
|
9, HDA, 6, iDisp3,
|
|
PIPELINE_SOURCE_9, 2, s32le,
|
|
1000, 0, 0, SCHEDULE_TIME_DOMAIN_TIMER)
|
|
|
|
SectionGraph."mixer-host" {
|
|
index "0"
|
|
|
|
lines [
|
|
# connect mixer dai pipelines to PCM pipelines
|
|
dapm(PIPELINE_MIXER_1, PIPELINE_SOURCE_30)
|
|
ifdef(`DEEP_BUFFER',
|
|
`
|
|
dapm(PIPELINE_MIXER_1, PIPELINE_SOURCE_31)
|
|
'
|
|
)
|
|
]
|
|
}
|
|
|
|
PCM_DUPLEX_ADD(HDA Analog, 0, PIPELINE_PCM_30, PIPELINE_PCM_2)
|
|
ifdef(`DEEP_BUFFER',
|
|
`
|
|
PCM_PLAYBACK_ADD(HDA Analog Deep Buffer, 31, PIPELINE_PCM_31)
|
|
'
|
|
)
|
|
PCM_PLAYBACK_ADD(HDMI1, 3, PIPELINE_PCM_7)
|
|
PCM_PLAYBACK_ADD(HDMI2, 4, PIPELINE_PCM_8)
|
|
PCM_PLAYBACK_ADD(HDMI3, 5, PIPELINE_PCM_9)
|
|
|
|
#
|
|
# BE configurations - overrides config in ACPI if present
|
|
#
|
|
|
|
# HDA outputs
|
|
DAI_CONFIG(HDA, 0, 4, Analog Playback and Capture,
|
|
HDA_CONFIG(HDA_CONFIG_DATA(HDA, 0, 48000, 2)))
|
|
|
|
# 3 HDMI/DP outputs (ID: 3,4,5)
|
|
DAI_CONFIG(HDA, 4, 1, iDisp1,
|
|
HDA_CONFIG(HDA_CONFIG_DATA(HDA, 4, 48000, 2)))
|
|
DAI_CONFIG(HDA, 5, 2, iDisp2,
|
|
HDA_CONFIG(HDA_CONFIG_DATA(HDA, 5, 48000, 2)))
|
|
DAI_CONFIG(HDA, 6, 3, iDisp3,
|
|
HDA_CONFIG(HDA_CONFIG_DATA(HDA, 6, 48000, 2)))
|
|
|
|
|
|
VIRTUAL_DAPM_ROUTE_IN(codec0_in, HDA, 1, IN, 1)
|
|
VIRTUAL_DAPM_ROUTE_IN(codec1_in, HDA, 3, IN, 2)
|
|
VIRTUAL_DAPM_ROUTE_OUT(codec0_out, HDA, 0, OUT, 3)
|
|
VIRTUAL_DAPM_ROUTE_OUT(codec1_out, HDA, 2, OUT, 4)
|
|
|
|
# codec2 is not supported in dai links but it exists
|
|
# in dapm routes, so hack this one to HDA1
|
|
VIRTUAL_DAPM_ROUTE_IN(codec2_in, HDA, 3, IN, 5)
|
|
VIRTUAL_DAPM_ROUTE_OUT(codec2_out, HDA, 2, OUT, 6)
|
|
|
|
VIRTUAL_DAPM_ROUTE_OUT(iDisp1_out, HDA, 4, OUT, 7)
|
|
VIRTUAL_DAPM_ROUTE_OUT(iDisp2_out, HDA, 5, OUT, 8)
|
|
VIRTUAL_DAPM_ROUTE_OUT(iDisp3_out, HDA, 6, OUT, 9)
|
|
|
|
VIRTUAL_WIDGET(iDisp3 Tx, out_drv, 0)
|
|
VIRTUAL_WIDGET(iDisp2 Tx, out_drv, 1)
|
|
VIRTUAL_WIDGET(iDisp1 Tx, out_drv, 2)
|
|
VIRTUAL_WIDGET(Analog CPU Playback, out_drv, 3)
|
|
VIRTUAL_WIDGET(Digital CPU Playback, out_drv, 4)
|
|
VIRTUAL_WIDGET(Alt Analog CPU Playback, out_drv, 5)
|
|
VIRTUAL_WIDGET(Analog CPU Capture, input, 6)
|
|
VIRTUAL_WIDGET(Digital CPU Capture, input, 7)
|
|
VIRTUAL_WIDGET(Alt Analog CPU Capture, input, 8)
|